Power-On Reset implementation for FPGA in Verilog and VHDL

The Power-On Reset I an electronic circuit that generates a reset impulse, which sets the entire design to an initial and well-known state after the power supply is detected. It often used with a RC circuit in VLSI in chip-design. In Vivado the Xilinx’s Processor System Reset LogiCORE IP provides this functionality.

Continue reading “Power-On Reset implementation for FPGA in Verilog and VHDL”

Pushing the Limits of the ZYBO to create the fastest PWM possible in VHDL

The aim of this project is to develop the fastest possible PWM generator block using the Zynq FPGA and VHDL programming language. Therefore the constrains are studied to know which are the speed limitations. Several versions are developed with different features and configurable parameters.

Continue reading “Pushing the Limits of the ZYBO to create the fastest PWM possible in VHDL”

Scroll to top